# NMC9345/COP495 1024-Bit Serial Electrically Erasable Programmable Memory (5V Only) ## **General Description** The NMC9345/COP495 is a 1024-bit non-volatile, sequential E²PROM, fabricated using advanced N-channel E²PROM technology. It is an external memory with the 1024 bits of read/write memory divided into 64 registers of 16 bits each. Each register can be serially read or written by a COP400 controller, or a standard microprocessor. Written information is stored in a floating gate cell until updated by an erase and write cycle. The NMC9345 has been designed for applications requiring up to 104 erase/write cycles per register. A power-down mode is provided by CS to reduce power consumption by 75 percent. ## **Features** - Low cost - Single supply read/write/erase operations (5V±10%) - TTL compatible - 64×16 serial read/write memory - MICROWIRE™ compatible serial I/O - Simple interfacing - Low standby power - Non-volatile erase and write - Reliable floating gate technology - Self-timed programming cycle - Device status signal during programming ## Absolute Maximum Ratings (Note 1) Voltage Relative to GND Ambient Operating Temperature +6V to -0.3V 0°C to +70°C Ambient Storage Temperature Lead Temp. (Soldering, 10 seconds) -65°C to +125°C # DC and AC Electrical Characteristics NMC9345: 0°C < T<sub>A</sub> < 70°C, V<sub>CC</sub> = 5V ± 10% unless specified | Symbol | Parameter | Conditions | Min | Max | Units | | |----------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|-----------------|--| | V <sub>CC</sub> | Operating Voltage | | 4.5 | 5.5 | ٧ | | | lcc1 | Operating Current Erase/Write Operating Current | V <sub>CC</sub> =5.5V, CS=1, SK=1<br>V <sub>CC</sub> =5.5V | | 12<br>12 | mA<br>mA | | | I <sub>CC2</sub> | Standby Current | V <sub>CC</sub> =5.5V, CS=0 | | 3 | mA | | | V <sub>IL</sub><br>V <sub>IH</sub> | Input Voltage Levels | | -0.1<br>2.0 | 0.8<br>V <sub>CC</sub> +1 | V<br>V | | | V <sub>OL</sub><br>Voh | Output Voltage Levels | I <sub>OL</sub> = 2.1 mA<br>I <sub>OH</sub> = -400 μA | 2.4 | 0.4 | V<br>V | | | الا | Input Leakage Current | V <sub>IN</sub> =5.5V | | 10 | μΑ | | | ILO | Output Leakage Current | V <sub>OUT</sub> = 5.5V, CS = 0 | | 10 | μΑ | | | tskh<br>tskl | SK Frequency<br>SK High Time<br>SK Low Time | | 0<br>2<br>1 | 250 | kHz<br>μs<br>μs | | | tCSS tCSH tDIS tDIH | Inputs<br>CS<br>DI | | 0.2<br>0<br>0.4<br>0.4 | | μS<br>μS<br>μS | | | t <sub>pd</sub> 1<br>t <sub>pd</sub> 0 | Output<br>DO | $C_L = 100 \text{ pF}$<br>$V_{OL} = 0.8 \text{V}, V_{OH} = 2.0 \text{V}$<br>$V_{IL} = 0.45 \text{V}, V_{IH} = 2.40 \text{V}$ | | 2<br>2 | μS<br>μS | | | t <sub>E/W</sub> | Self-Timed Program<br>Cycle | | | 10 | ms | | | tcs | Min CS Low Time (Note 3) | | 1 | | μS | | | tsv | Rising Edge of CS to<br>Status Valid | C <sub>L</sub> = 100 pF | | 1 | μS | | | t <sub>OH</sub> ,t <sub>1H</sub> | Falling Edge of CS<br>to DO TRI-STATE® | | | | μS | | Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: The SK frequency spec. specifies a minimum SK clock period of 4 μs, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 4 μs. e.g. if t<sub>SKL</sub> = 1 μs then the minimum t<sub>SKH</sub> = 3 μs in order to meet the SK frequency specification. Note 3: CS must be brought low for a minimum of $1\mu S$ (t<sub>CS</sub>) between consecutive instruction cycles. # **Functional Description** The NMC9345/COP495 is a small peripheral memory intended for use with COPSTM controllers and other non-volatile memory applications. Its organization is sixty-four registers and each register is sixteen bits wide. The input and output pins are controlled by separate serial formats. Seven 9-bit instructions can be executed. The instruction format has a logical '1' as a start bit, two bits as an op code, and six bits of address. The programming cycle is self-timed, with the data out (DO) pin indicating the read/busy status of the chip. The on-chip programming voltage generator allows the user to use a single power supply (V<sub>CC</sub>). It only generates high voltage during the programming modes (write, erase, chip erase, chip write) to prevent spurious programming during other modes. The DO pin is valid as data out during the read mode, and if initiated, as a ready/busy status indicator during a programming cycle. During all other modes the DO pin is in TRI-STATE, eliminating bus contention. ## Functional Description (Continued) #### READ The read instruction is the only instruction which outputs serial data on the DO pin. After a read instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16-bit serial-out shift register. A dummy bit (logical '0') precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. #### **ERASE/WRITE ENABLE AND DISABLE** When $V_{CC}$ is applied to the part it powers up in the programming disable (EWDS) state, programming must be preceded by a programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) instruction is executed or $V_{CC}$ is removed from the part. The programming disable instruction is provided to protect against accidental data disturb. Execution of a read instruction is independent of both EWEN and EWDS instructions. #### **ERASE (Note 4)** Like most E²PROMs, the register must first be erased (all bits set to logical '1') before the register can be written (certain bits set to logical '0'). After an erase instruction is input, CS is dropped low. This falling edge of CS determines the start of the self-timed programming cycle. If CS is brought high subsequently (after observing the $t_{\rm CS}$ specification), the DO pin will indicate the ready/busy status of the chip. The DO pin will go low if the chip is still programming. The DO pin will go high when all bits of the register at the address specified in the instruction have been set to a logical '1'. The part is now ready for the next instruction sequence. #### WRITE (Note 4) The write instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data (D0) is put on the data in (DI) pin CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. Like all programming modes, DO indicates the ready/busy status of the chip if CS is brought high after a minimum of 1 $\mu$ S (tcs). DO= logical '0' indicates that programming is still in progress. DO= logical '1' indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction. The register to be written into must have been previously erased. #### **CHIP ERASE (Note 4)** Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a logical '1'. Each register is then ready for a write instruction. The chip erase cycle is identical to the erase cycle except for the different op code. #### CHIP WRITE (Note 4) All registers must be erased before a chip write operation. The chip write cycle is identical to the write cycle except for the different op code. All registers are simultaneously written with the data pattern specified in the instruction. Note 4: During a programming mode (write, erase, chip erase, chip write), SK clock is only needed while the actual instruction, i.e., start bit, op code, address and data, is being input. It can remain deactivated during the self-timed programming cycle and status check. #### IC INSTRUCTION SET FOR NMC9345/COP495 | Instruction | SB | Opcode | Address | Data | Comments | |-------------|-----|--------|--------------|--------|-----------------------------| | READ | 1 | 10 | A5A4A3A2A1A0 | | Read register A5A4A3A2A1A0 | | WRITE | 1 | 01 | A5A4A3A2A1A0 | D15-D0 | Write register A5A4A3A2A1A0 | | ERASE | 1 | 11 | A5A4A3A2A1A0 | | Erase register A5A4A3A2A1A0 | | EWEN | 1 | 00 | 11xxxx | | Erase/Write enable | | EWDS | 1 | 00 | 00xxxx | | Erase/Write disable | | ERAL | 1 | 00 | 10xxxx | | Erase all registers | | WRAL | 1 1 | 00 | 01xxxx | D15-D0 | Write all registers | NMC9345/COP495 has 7 instructions as shown. Note that the MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 6-bit address for 1 of 64, 16-bit registers. # **Timing Diagrams** ### **Synchronous Data Timing** \*This is the minimum SK period. TL/D/7616-3 3-80